

High Input Voltage 3.3V / 6A & 5V / 6A Synchronous Buck Converter with 100mA LDO

### **Features**

- Wide Operating Range from +5.5V to +23V Input Voltages
- Power-On-Reset Monitoring on VIN at 4.2V ~ 4.4V range
- Built-in 100uA low quiescent current
- Support IOUT = 6A Application
- Built in PWM & PFM Control Schemes with COT architecture
- Built in Integrated Bootstrap Forward P-CH MOS-FET
- APW8765B Fixed Switching Frequency from 500KHz
- APW8765C Fixed Switching Frequency from 750KHz
- APW8765B Fixed 3.3V VOUT REF voltage with ±0.6% accuracy
- APW8765C Fixed 5.1V VOUT REF voltage with ±0.6% accuracy
- Support Ultrasonic Mode selection on EN Pin
- Support built-in fixed Soft Start time 1.65mS
- Integrated 30mΩ N-Channel MOSFET For High Side MOS
- Integrated 15mΩ N-Channel MOSFET For Low Side MOS
- Built in Open-Drain Type POK function and EN control
- Built in 3.3V & 5.0 V / 100mA LDO and Switch-over MOSFET with PWM output
- UVP setting at 70% of VREF & OVP setting at 125% of VREF & Thermal Shutdown
- Built in Over Current Protection and Current Limit Protection using high-side MOSFET Rds(on) and low-side MOSFET Rds(on) sensing
- Flip-Chip VTQFN 3x3-12P with Lead Free & RoHS compliant

## **General Description**

The APW8765B/C is a 6A, synchronous buck converter with integrated  $30m\Omega$  High-Side MOSFET and  $15m\Omega$  Low-Side MOSFET. The APW8765B/C designed with a constant on-time control architecture can step down high voltage to accommodate low-voltage chipset for IMPV8 applications.

The APW8765B/C is equipped with an automatic PFM/PWM mode operation. At light load, the converter operates in the PFM mode to reduce the switching losses and provide high efficiency. At heavy load, the converter works in PWM mode and operates nearly at constant frequency for low-noise requirements.

The APW8765B/C is also equipped with Power-on-reset, soft-start, soft-stop, and whole protections (under-voltage, over-voltage, over-temperature, over-current and current-limit) into a single package.

This device, available in VTQFN 3x3-12 package, provides a very compact system solution to minimize external components and PCB area.

## **Applications**

- Notebook
- Graphic card
- Motherboard

ANPEC reserves the right to make changes to improve reliability or manufacturability without notice, and advise customers to obtain the latest version of relevant information to verify before placing orders.



## **Simplified Application Circuit**



## Ordering and Marking Information(Note1)



Note1: ANPEC lead-free products contain molding compounds/die attach materials and 100% matte tin plate termination finish; which are fully compliant with RoHS. ANPEC lead-free products meet or exceed the lead-free requirements of IPC/JEDEC J-STD-020D for MSL classification at lead-free peak reflow temperature. ANPEC defines "Green" to mean lead-free (RoHS compliant) and halogen free (Br or Cl does not exceed 900ppm by weight in homogeneous material and total of Br and Cl does not exceed 1500ppm by weight).

## **Pin Configuration**





## **Absolute Maximum Ratings** (Note 2)

| Symbol             | Parameter                                          | Rating                           | Unit                                      |    |  |
|--------------------|----------------------------------------------------|----------------------------------|-------------------------------------------|----|--|
| V <sub>IN</sub>    | VIN Supply Voltage (VIN to AGND)                   | VIN Supply Voltage (VIN to AGND) |                                           |    |  |
| V <sub>BOOT1</sub> | BOOT Supply Voltage (BOOT to LX)                   |                                  | V <sub>LX</sub> -0.3 ~ V <sub>LX</sub> +7 | V  |  |
| $V_{GND}$          | AGND to PGND                                       |                                  | -0.3 ~ +0.3                               | V  |  |
|                    | All Other Pins (PGOOD , EN , VOUT , FF , LDO3 , LD | 005 , VCC)                       | -0.3 ~ 7                                  | V  |  |
|                    | LX Voltage (LX to GND) >30ns pulse width           |                                  | -0.3 ~ VIN+0.3                            |    |  |
| $V_{LX}$           | <30ns pulse width                                  | -5 ~ 28                          | V                                         |    |  |
| P <sub>D</sub>     | Power Dissipation                                  | Power Dissipation                |                                           |    |  |
| T <sub>J</sub>     | Junction Temperature                               |                                  | 150                                       | °C |  |
| T <sub>STG</sub>   | Storage Temperature                                | -65 ~ 150                        | °C                                        |    |  |
| T <sub>SDR</sub>   | Maximum Lead Soldering Temperature(10 Seconds)     | 260                              | °C                                        |    |  |
| V                  | Minimum ESD Bating/Nata 2)                         | Human Body Mode                  | ±2                                        | kV |  |
| V <sub>ESD</sub>   | Minimum ESD Rating(Note 3)  MM Mode                |                                  | 0.2                                       | kV |  |

Note 2: Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

Note 3: The device is ESD sensitive. Handling precautions are recommended.

## **Thermal Characteristics**

|   | Symbol        | Parameter                                                         | Typical Value | Unit |
|---|---------------|-------------------------------------------------------------------|---------------|------|
| ſ | $\theta_{JA}$ | Junction-to-Ambient Resistance in free air (Note 4) – VTQFN2x3-12 | 45            | °C/W |

Note 4:0<sub>JA</sub> is measured with the component mounted on a four-layer Anpec evaluation board in free air

# **Recommended Operating Conditions** (Note 5)

| Symbol           | Parameter                         | Range     | Unit |
|------------------|-----------------------------------|-----------|------|
| V <sub>IN</sub>  | Converter Input Voltage           | 5.5 ~ 23  | V    |
| I <sub>out</sub> | Converter Output Current          | 0 ~ 6     | Α    |
| L <sub>out</sub> | Converter Output Inductor         | 1.0 ~ 2.2 | μΗ   |
| C <sub>IN</sub>  | Converter Input Capacitor (MLCC)  | 20 ~ 30   | μF   |
| C <sub>OUT</sub> | Converter Output Capacitor (MLCC) | 44 ~ 66   | μF   |
| T <sub>A</sub>   | Ambient Temperature               | -40 ~ 85  | °C   |
| T <sub>J</sub>   | Junction Temperature              | -40 ~ 125 | °C   |

Note 5: Refer to the typical application circuit



## **Electrical Characteristics**

Unless otherwise specified, these specifications apply over  $V_{IN}$ =19V,  $V_{EN}$ =5V and  $T_A$ = -40 to 85 °C. Typical values are at  $T_A$ =25°C.

| Symbol                | Parameter                          | Test Conditions            |      | APW8765B/C |      |      |  |
|-----------------------|------------------------------------|----------------------------|------|------------|------|------|--|
| Symbol                | Parameter                          | rest Conditions            | Min  | Тур        | Max  | Unit |  |
| INPUT V               | OLTAGE                             |                            |      |            |      |      |  |
| V <sub>IN</sub>       | VIN POR Voltage Threshold          | V <sub>IN</sub> Rising     | 4.2  | 4.3        | 4.4  | V    |  |
| V <sub>IN</sub>       | VIN POR Hysteresis                 |                            |      | 0.2        | _    | V    |  |
| REFERE                | ENCE VOLTAGE & SOFT START          |                            |      |            |      |      |  |
| $V_{\text{OUT}}$      | Reference Output Voltage           | APW8765B                   | -    | 3.3        | -    | V    |  |
| ▼ OUT                 | Treference Output Voltage          | APW8765C                   | -    | 5.1        | -    | V    |  |
|                       | Reference Voltage Accuracy         | T <sub>A</sub> = 25 degree | -0.6 | -          | +0.6 | %    |  |
| T <sub>ss</sub>       | Soft Start Time                    | From EN high to PG high    | -    | 1.65       | -    | ms   |  |
| VCC PO                | R THRESHOLD                        |                            |      |            |      |      |  |
| V <sub>cc</sub>       | VCC POR Voltage Threshold          | V <sub>IN</sub> Rising     | -    | 4.3        | -    | V    |  |
|                       | VCC POR Hysteresis                 |                            | -    | 0.2        | -    | V    |  |
| SUPPLY                | CURRENT                            |                            | l    |            |      |      |  |
| I <sub>VIN</sub>      | VIN Supply Current                 | At no switching            | -    | 80         | 100  | uA   |  |
| I <sub>VIN_SD</sub>   | VIN Shutdown Current               | VIN = 19V , EN= L          | -    | 60         | 80   | uA   |  |
| SWITCH                | ING FREQUENCY                      |                            |      |            |      |      |  |
| _                     | Switching Fraguency                | APW8765B                   | -    | 0.5        | -    | MHz  |  |
| F <sub>osc</sub>      | Switching Frequency                | APW8765C                   | -    | 0.75       | -    | MHz  |  |
| $T_{ON(min)}$         | Minimum On Time                    |                            | -    | 50         | -    | ns   |  |
| T <sub>OFF(min)</sub> | Minimum Off Time                   |                            | -    | 200        | -    | ns   |  |
| ENABLE                | CONTROL                            |                            | ·    |            |      |      |  |
| V <sub>H</sub>        | High Level Input Threshold Voltage | For EN                     | 1.2  | -          | -    | V    |  |
| V <sub>L</sub>        | Low Level Input Threshold Voltage  | For EN                     | -    | -          | 0.4  | V    |  |
|                       | EN High Level at Ultrasonic Mode   | For EN                     | -    | -          | 1.7  | V    |  |
|                       | EN Low Level at Normal             | For EN                     | 2.3  | -          | -    | V    |  |
| T <sub>USM</sub>      | Ultrasonic Mode operation period   |                            | -    | 32         | -    | us   |  |
| I <sub>LKG</sub>      | Input Leakage Current at EN        | V <sub>EN</sub> = 5.0V     | -    | 1.0        | -    | uA   |  |
| INTERNA               | AL POWER SWITCH                    |                            |      |            |      |      |  |
| R <sub>DS(ON)H</sub>  | VNN NMOS_HI ON Resistance          | V <sub>CC</sub> =5V        | -    | 30         | -    | mΩ   |  |
| R <sub>DS(ON)L</sub>  | VNN NMOS_LO ON Resistance          | V <sub>cc</sub> =5V        | -    | 15         | -    | mΩ   |  |



# **Electrical Characteristics (Cont.)**

Unless otherwise specified, these specifications apply over  $V_{IN}$ =19V,  $V_{EN}$ =5V and  $T_A$ = -40 to 85 °C. Typical values are at  $T_A$ =25°C.

| Comple at              | Barrara ta r                                                     | Took Conditions                                     |      |     |      |      |  |
|------------------------|------------------------------------------------------------------|-----------------------------------------------------|------|-----|------|------|--|
| Symbol                 | Parameter                                                        | Test Conditions                                     | Min  | Тур | Max  | Unit |  |
| LDO RE                 | GULATOR                                                          |                                                     | 1    |     |      | ,    |  |
| V <sub>LDO3</sub>      | LDO Bogulator                                                    | APW8765B                                            | 3.23 | 3.3 | 3.36 | V    |  |
| $V_{\tiny{LDO5}}$      | LDO Regulator                                                    | APW8765C                                            | 4.9  | 5   | 5.1  | V    |  |
|                        | LDO Load Regulation                                              | V <sub>IN</sub> = 19V, I <sub>OUT</sub> = 10m~100mA | -    | 2   | -    | %    |  |
| I <sub>LDO_limit</sub> | LDO Current Limit                                                |                                                     | 150  | 200 | 300  | mA   |  |
|                        | LDO Switch bypass R                                              | ILDO =50mA                                          | -    | 0.8 | -    | Ω    |  |
| POWER-                 | OK INDICATOR                                                     |                                                     | 1    | •   |      |      |  |
|                        | POK Threshold                                                    | VOUT / VREF, POK go high from Lower                 | 85   | 90  | 95   | %    |  |
| $V_{POK}$              |                                                                  | Hysteresis                                          | -    | 5   | -    | %    |  |
|                        | (OTP occur, POK always go low)                                   | VOUT / VREF, POK go low from Normal                 | 120  | 125 | 130  | %    |  |
|                        | POK Leakage Current                                              |                                                     | -    | 0.1 | 1    | uA   |  |
|                        | POK HIgh to Low Debounce Time                                    |                                                     | -    | 15  | -    | us   |  |
|                        | EN Low to PG Low Delay                                           |                                                     | -    | 1   | -    | us   |  |
| CURREN                 | IT LIMIT & OVER CURRENT PROTECT                                  | TION                                                | ,    |     |      |      |  |
| I_LIM_P                | High side Current Limit                                          |                                                     | -    | 14  | -    | Α    |  |
| I_LIM_N                | Low side Current Limit                                           |                                                     | -    | 9   | -    | Α    |  |
|                        | High Side Over Current Protection                                |                                                     | -    | 20  | -    | Α    |  |
| PROTEC                 | TION                                                             | •                                                   |      |     |      |      |  |
| V <sub>OVP</sub>       | Over Voltage Protection                                          | V <sub>OUT</sub> /V <sub>OUT(MON)</sub>             | 120  | 125 | 130  | %    |  |
|                        | Over Voltage Protection delay time                               |                                                     | -    | 5   | -    | us   |  |
| $V_{UVP}$              | Under Voltage Protection V <sub>OUT</sub> /V <sub>OUT(MON)</sub> |                                                     | 65   | 70  | 75   | %    |  |
|                        | Under Voltage Protection delay time                              |                                                     | -    | 10  | -    | us   |  |
| $T_{OTP}$              | OTP Rising Threshold                                             |                                                     | -    | 150 | -    | °C   |  |
|                        | OTP Hysteresis                                                   |                                                     | -    | 30  | -    | °C   |  |



## **Typical Operating Characteristics**

Refer to the typical application circuit. The test condition is  $V_{IN}$ =19V,  $T_A$ = 25°C unless otherwise specified.















## **Typical Operating Characteristics (Cont.)**

Refer to the typical application circuit. The test condition is  $V_{IN}$ =19V,  $T_A$ = 25°C unless otherwise specified.











## **Operating Waveforms**

Refer to the typical application circuit. The test condition is  $V_{IN}$ =19V,  $T_A$ = 25°C unless otherwise specified.



CH1: V<sub>EN</sub>, 5V/Div, DC CH2: V<sub>OUT</sub>, 2V/Div, DC CH3: V<sub>POK</sub>, 5V/Div, DC CH4: I<sub>L</sub>, 5A/Div, DC TIME: 500µs/Div

### Shutdown



CH1: Ven, 5V/Div, DC CH2: Vout, 2V/Div, DC CH3: Vpok, 5V/Div, DC CH4: IL, 5A/Div, DC TIME: 100µs/Div

#### **Load Transient**



CH1: Vout, 200mV/Div, AC CH2: VLx, 20V/Div, DC CH3: lout, 5A/Div, DC TIME:  $50\mu s/Div$ 

### **Load Transient**



CH1: Vout, 200mV/Div, AC CH2: Vlx, 20V/Div, DC CH3: Iout, 5A/Div, DC TIME: 50µs/Div



## **Operating Waveforms (Cont.)**

Refer to the typical application circuit. The test condition is  $V_{IN}$ =19V,  $T_A$ = 25°C unless otherwise specified.

### **Over Voltage Protection**



CH1: VPOK, 5V/Div, DC CH2: VOUT, 2V/Div, DC CH3: VLX, 10V/Div, DC TIME: 50ms/Div

### **Under Voltage Protection**



CH1: VPOK, 5V/Div, DC CH2: VOUT, 2V/Div, DC CH3: VLX, 20V/Div, DC CH4: IL, 10A/Div, DC TIME:  $10\mu s/Div$ 



**Pin Descriptions** 

| PIIIL | escri | puoi | IS<br>                                                                                                                                                                                                                                                                                   |
|-------|-------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|       | PIN   |      |                                                                                                                                                                                                                                                                                          |
| APW   | APW   |      | FUNCTION                                                                                                                                                                                                                                                                                 |
| 8765B | 8765C | NAME |                                                                                                                                                                                                                                                                                          |
| 1     | 1     | BST  | High-side Gate Driver Supply Voltage Input. Connect to an external capacitor to create a boosted voltage suitable to drive a logic-level N-channel MOSFET.                                                                                                                               |
| 2     | 2     | LX   | Power Switching Output. The SW is the junction of the high-side and low-side power MOSFET to supply power to the output LC filter.                                                                                                                                                       |
| 3     | 3     | NC   | No connection.                                                                                                                                                                                                                                                                           |
| 4     | 4     | PGND | Power Ground of The LGATE Low-Side MOSFET Drivers.                                                                                                                                                                                                                                       |
| 5     | 5     | VIN  | Battery Voltage Input. The APW8765B/C operates from a +5.5V to +23V input rail. Must be closely decoupled to GND with two 10µF or greater ceramic capacitor.                                                                                                                             |
| 6     | 6     | EN   | PWM enable pin. Logic high enables the PWM output. Logic low disables the PWM output. EN pin also be used to set Ultrasonic mode. When EN is between 1.2V and 1.7V, it will enter the Ultrasonic mode. If EN is higher than 2.3V, then it enters the normal mode. Do not float this pin. |
| 7     | 7     | POK  | Power good indicator. POK is an open-drain output used to indicate the status of the PWM output voltage. Connect a resistor from POK to a pull-high voltage.                                                                                                                             |
| 8     | 8     | AGND | Signal ground for this IC .                                                                                                                                                                                                                                                              |
| 9     | -     | VCC  | 5V Linear Regulator Output for internal control circuit. And VCC to GND with a 1.0uF ceramic capacitor for stability.                                                                                                                                                                    |
| -     | 9     | FF   | Output Feedforward pin. Connect RC network from the output to this pin.                                                                                                                                                                                                                  |
| 10    | -     | VOUT | Output Voltage Feedback Pin. This pin is connected to the output voltage. The pin also provide the bypass input for internal LDO3.                                                                                                                                                       |
| -     | 10    | VOUT | Output Voltage Feedback Pin. This pin is connected to the output voltage. The pin also provide the bypass input for internal LDO5.                                                                                                                                                       |
| 11    | -     | LDO3 | 3.3V Linear Regulator Output. LDO can provide 100mA current for external load. Bypass to GND with a minimum of 4.7uF ceramic capacitor for stability.                                                                                                                                    |
| -     | 11    | VCC  | 5V Linear Regulator Output for internal control circuit. And VCC to GND with a 1.0uF ceramic capacitor for stability.                                                                                                                                                                    |
| 12    | -     | FF   | Output Feedforward pin. Connect RC network from the output to this pin.                                                                                                                                                                                                                  |
| -     | 12    | LDO5 | 5V Linear Regulator Output. LDO can provide 100mA current for external load. Bypass to GND with a minimum of 4.7uF ceramic capacitor for stability.                                                                                                                                      |



## **Block Diagram**

### APW8765B/C





## **Typical Application Circuit**







## **Function Descriptions**

# Constant-On-Time PWM Controller with Input Feed-Forward

The constant on-time control architecture is a pseudo-fixed frequency with input voltage feed-forward. This architecture relies on the output filter capacitor's effective series resistance (ESR) to act as a current-sense resistor, so the output ripple voltage provides the PWM ramp signal. In PFM operation, the high-side switch on-time controlled by the on-time generator is determined solely by a one-shot whose pulse width is inversely proportional to input voltage and directly proportional to output voltage. In PWM operation, the high-side switch on-time is determined by a switching frequency control circuit in the on-time generator block. The switching frequency control circuit senses the switching frequency of the high-side switch and keeps regulating it at a constant frequency in PWM mode. The design improves the frequency variation and is more outstanding than a conventional constant on-time controller, which has large switching frequency variation over input voltage, output current and temperature. Both in PFM and PWM, the on-time generator, which senses input

Another one-shot sets a minimum off-time (typical: 200ns). The on-time one-shot is triggered if the error comparator is high, the low-side switch current is below the current-limit threshold, and the minimum off-time one-shot has timed out.

voltage on VIN pin, provides very fast on-time response to input

### Pulse-Frequency Modulation (PFM) Mode

In PFM mode, an automatic switchover to pulse-frequency modulation (PFM) takes place at light loads. This switchover is affected by a comparator that truncates the low-side switch ontime at the inductor current zero crossing. This mechanism causes the threshold between PFM and PWM operation to coincide with the boundary between continuous and discontinuous inductor-current operation (also known as the critical conduction point). The on-time of PFM is given by.

$$T_{ON-PFM} = \frac{1}{F_{SW}} \times \frac{V_{OUT}}{V_{IN}}$$

line transients

Where  $F_{\text{SW}}$  is the nominal switching frequency of the converter in PWM mode. Similarly, the on-time of ultrasonic mode is the same with PFM mode. The description of ultrasonic mode will be illustrated later.

The load current at handoff from PFM to PWM mode is given by:

$$\begin{split} I_{\text{LOAD(PFM to PWM)}} = & \frac{1}{2} \times \frac{V_{\text{IN}} \cdot V_{\text{OUT}}}{L} \times T_{\text{ON-PFM}} \\ = & \frac{V_{\text{IN}} \cdot V_{\text{OUT}}}{2L} \times \frac{1}{F_{\text{SW}}} \times \frac{V_{\text{OUT}}}{V_{\text{IN}}} \end{split}$$

#### Power-On-Reset

A Power-On-Reset (POR) function is designed to prevent wrong logic controls when the VCC voltage is low. The POR function continually monitors the bias supply voltage on the VCC pin if the enable pin is set high. When the rising VCC voltage reaches the rising POR voltage threshold (4.3V, typical), the POR signal goes high and the chip initiates soft-start operations. Should this voltage drop lower than 4.1V (typical), the POR disables the chip.

#### **EN Pin Control**

When  $V_{\text{EN}}$  is above the EN high threshold (1.2V, minimum), the converter is enabled. When  $V_{\text{EN}}$  is below the EN low threshold (0.4V, maximum), the chip is in the shutdown and only low leakage current is taken from VCC. When EN is between 1.2V and 1.7V, the IC will enter the Ultrasonic mode. The unique ultrasonic mode maintains the switching frequency above 32kHz, which eliminates noise in audio application.

#### **Power-Up Control Logics**

| Part.       | EN  | vcc | VOUT | LDO<br>5V | LDO<br>3V3 |
|-------------|-----|-----|------|-----------|------------|
| APW8765B    | ON  | ON  | ON   | Χ         | ON         |
| AF WO / OSB | OFF | ON  | OFF  | X         | ON         |
| APW8765C    | ON  | ON  | ON   | ON        | Х          |
| AF WO / OOC | OFF | ON  | OFF  | ON        | X          |

#### Soft-Start

The APW8765B/C integrates soft-start circuits to ramp up the output voltage of the converter to the programmed regulation set point at a predictable slew rate. The slew rate of output voltage is internally controlled to limit the inrush current through the output capacitors during soft-start process. When the EN pin is pulled above the rising EN threshold voltage, the device initiates a soft-start process to ramp up the output voltage.

During soft-start stage before the POK pin is ready, the under voltage protection is prohibited. The over voltage and current limit protection functions are enabled. If the output capacitor has residue voltage before startup, both low-side and high-side MOSFETs are in off-state until the soft start voltage equal the VOUT voltage. This will ensure the output voltage starts from its existing voltage level.

In the event of under-voltage, over-voltage, over-temperature or shutdown, the chip enables the soft-stop function. The soft-stop function discharges the output voltages by low side turns MOSFET on linearly.

#### **Power OK Indicator**

POK is actively held low in shutdown and standby. In the soft-start process, the POK is an open-drain. When the soft-start is finished, the POK is released. In normal operation, the POK window is from 90% to 125% of the converter reference voltage. When the output voltage has to stay within this window, POK signal will become high. When the output voltage outruns 90% or 125% of the target voltage, POK signal is pulled low immediately. In order to prevent false POK drop, capacitors need to parallel at the output to confine the voltage deviation with severe load step transient.

#### **Under-Voltage Protection (UVP)**

In the process of operation, if a short circuit occurs, the output voltage will drop quickly. When load current is bigger than current limit threshold value, the output voltage will fall out of the required regulation range. The under-voltage protection circuit continually monitors the VOUT voltage after soft-start is completed. If a load step is strong enough to pull the output voltage lower than the under voltage threshold, the under voltage threshold is 70% of the nominal output voltage, the internal UVP delay counter starts to count. After 3us de-bounce time, the device turns off both high side and low-side MOSEFET with latched. Toggling EN pin to low or recycling VIN will clear the latch and bring the chip back to operation.



## Function Descriptions (Cont.)

#### **Over-Voltage Protection (OVP)**

The over voltage function monitors the output voltage by VOUT pin. Should the VOUT voltage increase over 125% of the reference voltage due to the high-side MOSFET failure or for other reasons, the over voltage protection comparator will turn off the power MOSFET and shut down the IC. Once an over-voltage fault condition is set, it can only be reset by toggling EN or VIN power-on-reset signal.

#### **Current Limit and Over-Currerent Protection (OCP)**

The APW8765B/C uses the high-side MOSFET's  $R_{\rm DS(ON)}$  and the low-side MOSFET's  $R_{\rm DS(ON)}$  of the synchronous rectifier as a current-sensing element. The high side current limit circuit employs a "peak" current-sensing algorithm, and the Low side current limit circuit employs a "valley" current-sensing algorithm(See Figure 1).

If the magnitude of the current-sense signal at LX pin is above the current-limit threshold, the PWM is not allowed to initiate a new cycle. The actual peak current is greater than the current-limit threshold by an amount equal to the inductor ripple current. Therefore, the exact current-limit characteristic and maximum load capability are a function of the sense resistance, inductor value, and input voltage.

The PWM controller uses the low-side MOSFETs on-resistance  $R_{\mathrm{DS(ON)}}$  to monitor the current for protection against shorted outputs. The MOSFET's  $R_{\mathrm{DS(ON)}}$  is varied by temperature and gate to source voltage, the user should determine the maximum  $R_{\mathrm{DS(ON)}}$  in manufacture's datasheet. The PCB layout guidelines should ensure that noise and DC errors do not corrupt the current-sense signals at LX. Place the hottest power MOSEFTs as close to the IC as possible for best thermal coupling. When combined with the under-voltage protection circuit, this current-limit method is effective in almost every circumstance.



Figure 1. Current Limit algorithm

An over-current condition will shut down the device, the VOUT voltage is also discharged to the GND by an internal resistor, requiring a VIN POK or EN re-enable again to restart IC.

### **Over-Temperature Protection (OTP)**

When the junction temperature increases above the rising threshold temperature  $T_{\text{OTP}},$  the IC will enter the over temperature protection state that suspends the PWM, which forces the UG and LG gate drivers output low. The thermal sensor allows the converters to start a start-up process and regulate the output voltage again after the junction temperature cools by 30°C. The OTP designed with a 30°C hysteresis lowers the average  $T_{\scriptscriptstyle J}$  during continuous thermal overload conditions, which increases lifetime of the APW8765B/C.

#### Linear Regulator

The LDO regulators can supply up to 100mA for external loads. Bypass to GND with a minimum of 4.7uF ceramic capacitor for stability. In APW8765B/C, the VLDO is fixed 3.3V / 5V in standby mode. When PWM output voltage is over its bypass threshold (PWM is 3V / 4.7V), the internal LDO to VOUT switchover is active. These actions change the current path to power the loads from the PWM regulator voltage, rather than from the internal linear regulator. This LDO is not control by EN.



## **Application Information**

#### **Output Inductor Selection**

The duty cycle (D) of a buck converter is the function of the input voltage and output voltage. Once an output voltage is fixed, it can be written as:

$$D = \frac{V_{OUT}}{V_{IN}}$$

The inductor value (L) determines the inductor ripple current, IRIPPLE, and affects the load transient response.

Higher inductor value reduces the inductor's ripple current and induces lower output ripple voltage. The ripple current and ripple voltage can be approximated by:

$$I_{\text{RIPPLE}} = \frac{V_{\text{IN}} - V_{\text{OUT}}}{F_{\text{SW}} \times L} \times \frac{V_{\text{OUT}}}{V_{\text{IN}}}$$

Where FSW is the switching frequency of the regulator.

Although the inductor value and frequency are increased and the ripple current and voltage are reduced, a tradeoff exists between the inductor's ripple current and the regulator load transient response time.

A smaller inductor will give the regulator a faster load transient response at the expense of higher ripple current.

Increasing the switching frequency (FSW) also reduces the ripple current and voltage, but it will increase the switching loss of the MOSFETs and the power dissipation of the converter. The maximum ripple current occurs at the maximum input voltage.

A good starting point is to choose the ripple current to be approximately 30% of the maximum output current. Once the inductance value has been chosen, selecting an inductor that is capable of carrying the required peak current without going into saturation. In some types of inductors, especially core that is made of ferrite, the ripple current will increase abruptly when it saturates. This results in a larger output ripple voltage. Besides, the inductor needs to have low DCR to reduce the loss of efficiency.

#### **Output Capacitor Selection**

Output voltage ripple and the transient voltage deviation are factors that have to be taken into consideration when selecting an output capacitor. Higher capacitor value and lower ESR reduce the output ripple and the load transient drop. Therefore, selecting high performance low ESR capacitors is recommended for switching regulator applications. In addition to high frequency noise related to MOSFET turn-on and turnoff, the output voltage ripple includes the capacitance voltage drop  $\Delta V_{\text{COUT}}$  and ESR voltage drop  $\Delta V_{\text{ESR}}$  caused by the AC peak-to-peak inductor's current. These two voltages can be represented by.

$$\Delta C_{\text{out}} = \frac{I_{\text{RIPPLE}}}{8 \times C_{\text{out}} \times F_{\text{sw}}}$$
 
$$\Delta V_{\text{ESR}} = I_{\text{RIPPLE}} \times R_{\text{ESR}}$$

These two components constitute a large portion of the total output voltage ripple. In some applications, multiple capacitors have to be paralleled to achieve the desired ESR value. If the output of the converter has to support another load with high pulsating current, more capacitors are needed in order to reduce the equivalent ESR and suppress the voltage ripple to a tolerable level. A small decoupling capacitor (1µF) in parallel for bypassing the noise is also recommended, and the voltage rating of the output capacitors are also must be considered.

To support a load transient that is faster than the switching frequency, more capacitors are needed for reducing the voltage excursion during load step change. Another aspect of the capacitor selection is that the total AC current going through the capacitors has to be less than the rated RMS current specified on the capacitors in order to prevent the capacitor from over-heating.

#### **Input Capacitor Selection**

The input capacitor is chosen based on the voltage rating and the RMS current rating. For reliable operation, selecting the capacitor voltage rating to be at least 1.3 times higher than the maximum input voltage. The maximum RMS current rating requirement is approximately  $I_{\text{OUT}}/2$ , where  $I_{\text{OUT}}$  is the load current. During powerup, the input capacitors have to handle great amount of surge current. For low-duty notebook applications, ceramic capacitor is recommended. The capacitors must be connected between the drain of high-side MOSFET and the source of low-side MOSFET with very low-impedance PCB layout.

#### **Thermal Consideration**

Because the APW8765B/C build-in high-side and low-side MOSFET, the heat dissipated may exceed the maximum junction temperature of the part in applications. If the junction temperature reaches approximately 150°C, both power switches will be turned off and the LX node will become high impedance. To avoid the APW8765B/C from exceeding the maximum junction temperature, the user will need to do some thermal analysis. The goal of the thermal analysis is to determine whether the power dissipated exceeds the maximum junction temperature of the part. The main power dissipated by the part is approximated:

$$\begin{split} P_{\text{UPPER}} &= I_{\text{OUT}}^2 (1 + T \text{ C}) (R_{\text{DS(ON)}}) D + 0.5 \text{ (}I_{\text{OUT}}) (V_{\text{IN}}) (t_{\text{SW}}) F_{\text{SW}} \\ P_{\text{LOWER}} &= I_{\text{OUT}}^2 (1 + T \text{ C}) (R_{\text{DS(ON)}}) (1 - D) \end{split}$$

 $I_{\text{OUT}}$  is the load current TC is the temperature dependency of  $R_{\text{DS(ON)}}$   $F_{\text{SW}}$  is the switching frequency  $t_{\text{SW}}$  is the switching interval D is the duty cycle

Note that both internal MOSFETs have conduction losses while the upper MOSFET include an additional transition loss. The switching internal,  $t_{\text{SW}}$ , is the function of the reverse transfer capacitance  $C_{\text{RSS}}.$  The (1+TC) term factors in the temperature dependency of the  $R_{\text{DS(ON)}}$  and can be extracted from the "R\_DS(ON) vs. Temperature" curve of the power MOSFET. In APW8765B/C case, the  $R_{\text{DS(ON)}}$  is about  $30\text{m}\Omega$  from specification table.



## **Application Information(Cont.)**

**Recommended Minimum Footprint** 



#### **Layout Consideration**

In any high switching frequency converter, a correct layout is important to ensure proper operation of the regulator. In general, using short and wide printed circuit traces should minimize interconnecting impedances and the magnitude of voltage spike. In addition, signal and power grounds are to be kept separating and finally combined using ground plane construction or single point rounding. The signal ground and the power ground is at the negative Side of the output capacitor on each channel, where there is less noise. Noisy traces beneath the IC are not recommended. Below is a checklist for your layout:

- 1. Keep the switching nodes (BOOT, and LX) away from sensitive small signal nodes(VOUT) since these nodes are fast moving signals. Therefore, keep traces to these nodes as short as possible and there should be no other weak signal traces in parallel with theses traces on any layer.
- 2. Place the high-current paths (VIN, GND and LX) very close to the device and wide traces. The PGND trace should be as wide as possible (It should be the top priority).
- 3. Decoupling capacitors, the resistor-divider, and boot capacitor should be close to their pins. (For example, place the decoupling ceramic capacitor close to the drain of the high-side MOSFET as close as possible and on the same layer as the IC.)
- 4. The input bulk capacitors should be close to the drain of the high-side MOSFET, and the output bulk capacitors should be close to the loads. the input capacitor's ground should be close to the grounds of the output capacitors and low-side MOSFET.
- 5. Locate the resistor-divider close to the FB pin to minimize the high impedance trace. In addition, FB pin traces can't be close to the switching signal traces (BOOT, and LX).
- 6. A 4-layer layout is strongly recommended to achieve better thermal performance.



# **Package Information**

VTQFN3x3-12P



| S      |          | VTQF   | VTQFN3*3-12 |       |  |
|--------|----------|--------|-------------|-------|--|
| M<br>B | MILLIN   | METERS | INCHES      |       |  |
| O<br>L | MIN.     | MAX.   | MIN.        | MAX.  |  |
| Α      | 0.50     | 0.60   | 0.020       | 0.024 |  |
| A1     | 0.00     | 0.05   | 0.000       | 0.002 |  |
| А3     | 0.15     | REF    | 0.00        | 6 REF |  |
| b      | 0.10     | 0.20   | 0.004       | 0.008 |  |
| D      | 2.90     | 3.10   | 0.114       | 0.122 |  |
| Е      | 2.90     | 3.10   | 0.114       | 0.122 |  |
| е      | 0.72     | BSC    | 0.028BSC    |       |  |
| e1     | 0.90     | BSC    | 0.035BSC    |       |  |
| e2     | 0.45     | BSC    | 0.018 BSC   |       |  |
| L      | 0.80     | 1.00   | 0.031       | 0.039 |  |
| L1     | 1.73     | 1.93   | 0.068       | 0.076 |  |
| L2     | 0.25     | 0.45   | 0.010       | 0.018 |  |
| K      | 0.50 BSC |        | 0.02        | 0 BSC |  |
| K1     | 0.95 BSC |        | 0.037 BSC   |       |  |
| aaa    | 0.       | .08    | 0.0         | 03    |  |



## **Carrier Tape & Reel Dimensions**



| Application | Α        | Н        | T1                 | С                  | d        | D                 | w         | E1        | F         |
|-------------|----------|----------|--------------------|--------------------|----------|-------------------|-----------|-----------|-----------|
|             | 330±2.00 | 50 MIN.  | 12.4+2.00<br>-0.00 | 13.0+0.50<br>-0.20 | 1.5 MIN. | 20.2 MIN.         | 12.0±0.30 | 1.75±0.10 | 5.5±0.05  |
| VTQFN 3*3   | P0       | P1       | P2                 | D0                 | D1       | Т                 | A0        | В0        | K0        |
|             | 4.0±0.10 | 8.0±0.10 | 2.0±0.05           | 1.5+0.10<br>-0.00  | 1.5 MIN. | 0.6+0.00<br>-0.40 | 3.30±0.20 | 3.30±0.20 | 0.70±0.10 |

(mm)

# **Devices Per Unit**

| Package type | Packing     | Quantity |
|--------------|-------------|----------|
| VTQFN3x3     | Tape & Reel | 3000     |



## **Taping Direction Information**

VTQFN3x3-12P



## **Classification Profile**





## **Classification Reflow Profiles**

| Profile Feature                                                                                                  | Sn-Pb Eutectic Assembly            | Pb-Free Assembly                   |
|------------------------------------------------------------------------------------------------------------------|------------------------------------|------------------------------------|
| Preheat & Soak Temperature min $(T_{smin})$ Temperature max $(T_{smax})$ Time $(T_{smin}$ to $T_{smax})$ $(t_s)$ | 100 °C<br>150 °C<br>60-120 seconds | 150 °C<br>200 °C<br>60-120 seconds |
| Average ramp-up rate (T <sub>smax</sub> to T <sub>P</sub> )                                                      | 3 °C/second max.                   | 3°C/second max.                    |
| Liquidous temperature (T <sub>L</sub> )<br>Time at liquidous (t <sub>L</sub> )                                   | 183 °C<br>60-150 seconds           | 217 °C<br>60-150 seconds           |
| Peak package body Temperature (Tp)*                                                                              | See Classification Temp in table 1 | See Classification Temp in table 2 |
| Time (t <sub>P</sub> )** within 5°C of the specified classification temperature (T <sub>c</sub> )                | 20** seconds                       | 30** seconds                       |
| Average ramp-down rate (T <sub>p</sub> to T <sub>smax</sub> )                                                    | 6 °C/second max.                   | 6 °C/second max.                   |
| Time 25°C to peak temperature                                                                                    | 6 minutes max.                     | 8 minutes max.                     |

<sup>\*</sup> Tolerance for peak profile Temperature (Tp) is defined as a supplier minimum and a user maximum.

Table 1. SnPb Eutectic Process – Classification Temperatures (Tc)

| Package   | Volume mm <sup>3</sup> | Volume mm <sup>3</sup> |
|-----------|------------------------|------------------------|
| Thickness | <350                   | <u>≥</u> 350           |
| <2.5 mm   | 235 °C                 | 220 °C                 |
| ≥2.5 mm   | 220 °C                 | 220 °C                 |

Table 2. Pb-free Process – Classification Temperatures (Tc)

| Package         | Volume mm <sup>3</sup> | Volume mm <sup>3</sup> | Volume mm <sup>3</sup> |
|-----------------|------------------------|------------------------|------------------------|
| Thickness       | <350                   | 350-2000               | >2000                  |
| <1.6 mm         | 260 °C                 | 260 °C                 | 260 °C                 |
| 1.6 mm – 2.5 mm | 260 °C                 | 250 °C                 | 245 °C                 |
| ≥2.5 mm         | 250 °C                 | 245 °C                 | 245 °C                 |

## **Reliability Test Program**

| Test item     | Method             | Description                            |
|---------------|--------------------|----------------------------------------|
| SOLDERABILITY | JESD-22, B102      | 5 Sec, 245°C                           |
| HOLT          | JESD-22, A108      | 1000 Hrs, Bias @ T <sub>i</sub> =125°C |
| PCT           | JESD-22, A102      | 168 Hrs, 100%RH, 2atm, 121°C           |
| TCT           | JESD-22, A104      | 500 Cycles, -65°C~150°C                |
| НВМ           | MIL-STD-883-3015.7 | VHBM ≧ 2KV                             |
| MM            | JESD-22, A115      | VMM ≧ 200V                             |
| Latch-Up      | JESD 78            | $10$ ms, $1$ tr $\ge 100$ mA           |

<sup>\*\*</sup> Tolerance for time at peak profile temperature (t<sub>p</sub>) is defined as a supplier minimum and a user maximum.



## **Customer Service**

**Anpec Electronics Corp.** 

Head Office:

No.6, Dusing 1st Road, SBIP, Hsin-Chu, Taiwan, R.O.C.

Tel: 886-3-5642000 Fax: 886-3-5642050

Taipei Branch:

2F, No. 11, Lane 218, Sec 2 Jhongsing Rd., Sindian City, Taipei County 23146, Taiwan

Tel: 886-2-2910-3838 Fax: 886-2-2917-3838