

# **Dual N-Channel 12-V (D-S) MOSFET**

| PRODUCT SUMMARY     |                                   |                      |                       |  |  |  |
|---------------------|-----------------------------------|----------------------|-----------------------|--|--|--|
| V <sub>DS</sub> (V) | R <sub>DS(on)</sub> (Ω) TYP.      | I <sub>D</sub> (A) a | Q <sub>g</sub> (TYP.) |  |  |  |
| 12                  | $0.0021$ at $V_{GS} = 4.5V$       | 26                   | 31 nC                 |  |  |  |
|                     | 0.0032 at V <sub>GS</sub> = 2.5 V | 22                   | 31110                 |  |  |  |

#### **FEATURES**

- DT-Trench Power MOSFET
- 100 % R<sub>a</sub> and UIS tested
- ESD Protection Diode Embedded



#### **APPLICATIONS**

- Battery Management
- POL Applications
- Battery Protection Applications



CSP-6 Dual Pin Configuration



N-Channel MOSFET

N-Channel MOSFET

| PARAMETER                                          | SYMBOL                 | LIMIT                             | UNIT                |     |  |
|----------------------------------------------------|------------------------|-----------------------------------|---------------------|-----|--|
| Drain-Source Voltage                               | V <sub>DS</sub>        | 12                                | V                   |     |  |
| Gate-Source Voltage                                | V <sub>GS</sub>        | ±8                                |                     |     |  |
|                                                    | T <sub>C</sub> = 25 °C |                                   | 26                  |     |  |
| Continuous Dunis Comment (T. 150 °C)               | T <sub>C</sub> = 70 °C |                                   | 19                  |     |  |
| Continuous Drain Current (T <sub>J</sub> = 150 °C) | T <sub>A</sub> = 25 °C | I <sub>D</sub>                    | 9.0 <sup>b, c</sup> |     |  |
|                                                    | T <sub>A</sub> = 70 °C |                                   | 5.4 b, c            |     |  |
| Pulsed Drain Current (t = 300 μs)                  |                        | I <sub>DM</sub>                   | 105                 | A   |  |
| Continuous Source-Drain Diode Current              | T <sub>C</sub> = 25 °C |                                   | 26                  |     |  |
| Continuous Source-Drain Diode Current              | T <sub>A</sub> = 25 °C | I <sub>S</sub>                    | 5.2 b, c            |     |  |
| Single Pulse Avalanche Current                     | L = 0.1 mH             | I <sub>AS</sub>                   | 25                  |     |  |
| Single Pulse Avalanche Energy                      | L = 0.1 IIII           | E <sub>AS</sub>                   | 8.9                 | mJ  |  |
|                                                    | T <sub>C</sub> = 25 °C |                                   | 16                  |     |  |
| Mayimum Bayyar Dissination                         | T <sub>C</sub> = 70 °C |                                   | 10.2                | _ w |  |
| Maximum Power Dissipation                          | T <sub>A</sub> = 25 °C | P <sub>D</sub>                    | 2.1 <sup>b, c</sup> | VV  |  |
|                                                    | T <sub>A</sub> = 70 °C |                                   | 1.3 <sup>b, c</sup> |     |  |
| Operating Junction and Storage Temperature Range   |                        | T <sub>J</sub> , T <sub>stg</sub> | -55 to 150          | °C  |  |
| Soldering Recommendations (Peak Temperatur         |                        | 260                               |                     |     |  |

| THERMAL RESISTANCE RATINGS       |              |                   |         |      |      |  |  |  |
|----------------------------------|--------------|-------------------|---------|------|------|--|--|--|
| PARAMETER                        | SYMBOL       | TYPICAL           | MAXIMUM | UNIT |      |  |  |  |
| Maximum Junction-to-Ambient b, f | t ≤ 10 s     | R <sub>thJA</sub> | 28      | 45   | °C/W |  |  |  |
| Maximum Junction-to-Case (Drain) | Steady State | $R_{thJC}$        | 4       | 6    |      |  |  |  |

#### Notes

- a. Based on  $T_C$  = 25 °C. b. Surface mounted on 1" x 1" FR4 board.
- d. The CSP-6 is a leadless package. The end of the lead terminal is exposed copper (not plated) as a result of the singulation process in manufacturing. A solder fillet at the exposed copper tip cannot be guaranteed and is not required to ensure adequate bottom side solder interconnection.
- e. Rework conditions: Manual soldering with a soldering iron is not recommended for leadless components.
- f. Maximum under steady state conditions is 70 °C/W.





| PARAMETER                                      | SYMBOL                  | SYMBOL TEST CONDITIONS                                                |     | TYP.   | MAX.   | UNIT      |
|------------------------------------------------|-------------------------|-----------------------------------------------------------------------|-----|--------|--------|-----------|
| Static                                         |                         |                                                                       |     |        |        |           |
| Drain-Source Breakdown Voltage                 | V <sub>DS</sub>         | $V_{GS} = 0 \text{ V}, I_D = 250 \mu\text{A}$                         | 12  | -      | -      | V         |
| V <sub>DS</sub> Temperature Coefficient        | $\Delta V_{DS}/T_{J}$   | J 050 A                                                               | -   | 20     | -      | mV/°<br>C |
| V <sub>GS(th)</sub> Temperature Coefficient    | $\Delta V_{GS(th)}/T_J$ | $I_D = 250 \mu\text{A}$                                               | -   | -4.6   | -      |           |
| Gate-Source Threshold Voltage                  | V <sub>GS(th)</sub>     | $V_{DS} = V_{GS}, I_{D} = 250 \mu A$                                  | 0.4 | -      | 1.4    | V         |
| Gate-Source Leakage                            | I <sub>GSS</sub>        | $V_{DS} = 0 \text{ V}, V_{GS} = \pm 8 \text{ V}$                      | -   | -      | ± 10   | μΑ        |
| Zava Cata Valtaga Dvain Cuwant                 |                         | V <sub>DS</sub> = 12 V ,V <sub>GS</sub> = 0 V                         | -   | -      | 1      | μΑ        |
| Zero Gate Voltage Drain Current                | I <sub>DSS</sub>        | V <sub>DS</sub> = 10 V ,V <sub>GS</sub> = 0 V, T <sub>J</sub> = 55 °C | -   | -      | 10     |           |
| On-State Drain Current <sup>a</sup>            | I <sub>D(on)</sub>      | $V_{DS} \ge 5 \text{ V}, V_{GS} = 10 \text{ V}$                       | 26  | -      | -      | Α         |
| D : 0                                          |                         | V <sub>GS</sub> = 4.5 V, I <sub>D</sub> = 6 A                         | -   | 0.0021 | 0.0028 | 0         |
| Drain-Source On-State Resistance <sup>a</sup>  | R <sub>DS(on)</sub>     | $V_{GS} = 2.5 \text{ V}, I_D = 6A$                                    | -   | 0.0032 | 0.0059 | Ω         |
| Dynamic <sup>b</sup>                           |                         |                                                                       |     |        |        |           |
| Input Capacitance                              | C <sub>iss</sub>        |                                                                       | -   | 3050   | -      | - pF      |
| Output Capacitance                             | C <sub>oss</sub>        | $V_{DS} = 6 \text{ V}, V_{GS} = 0 \text{ V}, f = 1 \text{ MHz}$       | -   | 1010   | -      |           |
| Reverse Transfer Capacitance                   | C <sub>rss</sub>        |                                                                       | -   | 603    | -      |           |
| Total Gate Charge                              | Qg                      |                                                                       | -   | 39     | -      | nC        |
| Gate-Source Charge                             | $Q_{gs}$                | $V_{DS} = 6 \text{ V}, V_{GS} = 4.5 \text{ V}, I_D = 6 \text{ A}$     | -   | 5      | -      |           |
| Gate-Drain Charge                              | Q <sub>gd</sub>         |                                                                       | -   | 9      | -      |           |
| Gate Resistance                                | Rg                      | f = 1 MHz                                                             | -   | 1.60   | -      | Ω         |
| Turn-On Delay Time                             | t <sub>d(on)</sub>      |                                                                       | -   | 29     | =.     |           |
| Rise Time                                      | t <sub>r</sub>          | $V_{DD} = 6 \text{ V}, R_L = 1.5 \Omega$                              | -   | 13     | -      | ns        |
| Turn-Off Delay Time                            | t <sub>d(off)</sub>     | $I_D \cong 6 \text{ A}, V_{GEN} = 4.5 \text{ V}, R_g = 1\Omega$       | -   | 180    | -      |           |
| Fall Time                                      | t <sub>f</sub>          |                                                                       | -   | 68     | -      |           |
| <b>Drain-Source Body Diode Characteristics</b> |                         |                                                                       |     |        |        |           |
| Continuous Source-Drain Diode Current          | I <sub>S</sub>          | T <sub>C</sub> = 25 °C                                                | -   | -      | 26     | ^         |
| Pulse Diode Forward Current <sup>a</sup>       | I <sub>SM</sub>         |                                                                       | -   | -      | 105    | Α         |
| Body Diode Voltage                             | V <sub>SD</sub>         | I <sub>S</sub> = 3 A                                                  | -   | 0.70   | 1.2    | V         |
|                                                |                         |                                                                       | -   |        |        | •         |

- a. Pulse test; pulse width  $\leq\!300~\mu\text{s},$  duty cycle  $\leq\!2~\%.$
- b. Guaranteed by design, not subject to production testing.
- c.  $T_{CASE} = 25$  °C. Expected voltage stress during 100 % UIS test. Production datalog is not available.

Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.





 $\mathbf{V}_{\mathrm{DS}}$  - Drain-to-Source Voltage (V)



Transfer Characteristics





On-Resistance vs. Drain Current



Capacitance



**Gate Charge** 



On-Resistance vs. Junction Temperature





Source-Drain Diode Forward Voltage



**Threshold Voltage** 

T<sub>J</sub> - Temperature (°C)



On-Resistance vs. Gate-to-Source Voltage



Single Pulse Power, Junction-to-Ambient



Safe Operating Area





#### **Current Derating\***



Power, Junction-to-Case





Power, Junction-to-Ambient

 $<sup>^{\</sup>star}$  The power dissipation  $P_D$  is based on  $T_{J (max.)} = 150$  °C, using junction-to-case thermal resistance, and is more useful in settling the upper dissipation limit for cases where additional heatsinking is used. It is used to determine the current rating, when this rating falls below the package limit.





Normalized Thermal Transient Impedance, Junction-to-Ambient



Normalized Thermal Transient Impedance, Junction-to-Case



# **CSP-6 Pad Dual PACKAGE INFORMATION**



| Symbol     | Dimension In Millimeters |        |       | Dimension In Inches |        |       |
|------------|--------------------------|--------|-------|---------------------|--------|-------|
|            | Min                      | Normal | Max   | Min                 | Normal | Max   |
| Α          | 0.320                    |        | 0.380 | 0.013               |        | 0.015 |
| <b>A</b> 1 |                          |        | 0.005 |                     |        | 0.000 |
| D          | 3.000                    | 3.050  | 3.100 | 0.118               | 0.120  | 0.122 |
| E          | 2.000                    | 2.050  | 2.100 | 0.079               | 0.081  | 0.083 |
| b          | 0.220                    | 0.250  | 0.280 | 0.009               | 0.010  | 0.011 |
| b1         | 0.320                    | 0.350  | 0.380 | 0.013               | 0.014  | 0.015 |
| L          | 0.975                    | 1.005  | 1.035 | 0.038               | 0.040  | 0.041 |
| L1         | 0.095                    | 0.145  | 0.195 | 0.004               | 0.006  | 0.008 |
| L2         | 0.400                    | 0.450  | 0.500 | 0.016               | 0.018  | 0.020 |
| е          | 0.800REF                 |        |       | 0.031REF            |        |       |
| e1         | 0.875BSC                 |        |       | 0.035BSC            |        |       |





www.din-tek.jp

### **Disclaimer**

ALL PRODUCT, PRODUCT SPECIFICATIONS AND DATA ARE SUBJECT TO CHANGE WITHOUT NOTICE TO IMPROVE RELIABILITY, FUNCTION OR DESIGN OR OTHERWISE.

Din-Tek Intertechnology, Inc., its affiliates, agents, and employees, and all persons acting on its or their behalf (collectively, "Din-Tek"), disclaim any and all liability for any errors, inaccuracies or incompleteness contained in any datasheet or in any other disclosure relating to any product.

Din-Tek makes no warranty, representation or guarantee regarding the suitability of the products for any particular purpose or the continuing production of any product. To the maximum extent permitted by applicable law, Din-Tek disclaims (i) any and all liability arising out of the application or use of any product, (ii) any and all liability, including without limitation special, consequential or incidental damages, and (iii) any and all implied warranties, including warranties of fitness for particular purpose, non-infringement and merchantability.

Statements regarding the suitability of products for certain types of applications are based on Din-Tek's knowledge of typical requirements that are often placed on Din-Tek products in generic applications. Such statements are not binding statements about the suitability of products for a particular application. It is the customer's responsibility to validate that a particular product with the properties described in the product specification is suitable for use in a particular application. Parameters provided in datasheets and/or specifications may vary in different applications and performance may vary over time. All operating parameters, including typical parameters, must be validated for each customer application by the customer's technical experts. Product specifications do not expand or otherwise modify Din-Tek's terms and conditions of purchase, including but not limited to the warranty expressed therein.

Except as expressly indicated in writing, Din-Tek products are not designed for use in medical, life-saving, or life-sustaining applications or for any other application in which the failure of the Din-Tek product could result in personal injury or death. Customers using or selling Din-Tek products not expressly indicated for use in such applications do so at their own risk. Please contact authorized Din-Tek personnel to obtain written terms and conditions regarding products designed for such applications.

No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted by this document or by any conduct of Din-Tek. Product names and markings noted herein may be trademarks of their respective owners.

## **Material Category Policy**

Din-Tek Intertechnology, Inc. hereby certifies that all its products that are identified as RoHS-Compliant fulfill the definitions and restrictions defined under Directive 2011/65/EU of The European Parliament and of the Council of June 8, 2011 on the restriction of the use of certain hazardous substances in electrical and electronic equipment (EEE) - recast, unless otherwise specified as non-compliant.

Please note that some Din-Tek documentation may still make reference to RoHS Directive 2002/95/EC. We confirm that all the products identified as being compliant to Directive 2002/95/EC conform to Directive 2011/65/EU.

Din-Tek Intertechnology, Inc. hereby certifies that all its products that are identified as Halogen-Free follow Halogen-Free requirements as per JEDEC JS709A standards. Please note that some Din-Tek documentation may still make reference to the IEC 61249-2-21 definition. We confirm that all the products identified as being compliant to IEC 61249-2-21 conform to JEDEC JS709A standards.