# 21V, 2A, 1.2MHz Synchronous Step-Down DC/DC Converter ### **Description** The FR9886A is a synchronous step-down DC/DC converter that provides wide input voltage range and 2A continuous load current capability. FR9886A protection The fault includes cycle-by-cycle current limit, UVLO, output overvoltage protection and thermal shutdown. The adjustable soft-start function prevents inrush current at turn-on. This device uses current mode control scheme which provides fast transient response. Internal Compensation function reduces external compensation components and simplifies the design process. In shutdown mode, the supply current is less than 1µA. The FR9886A is available in a SOP-8 Exposed Pad package, and provides good thermal conductance. #### **Features** - High Efficiency up to 91% - Low Rds(on) Integrated Power MOSFET - Internal Compensation Function - Wide Input Voltage Range up to 21V - Adjustable Output Voltage from 0.925V to 14.5V - 2A Output Current - Fixed 1.2MHz Switching Frequency - Current Mode Operation - Adjustable Soft-Start - Cycle-by-Cycle Current Limit - Over-Temperature Protection with Auto Recovery - Output Overvoltage Protection - Under Voltage Lockout - <1µA Shutdown Current</li> - SOP-8 Exposed Pad Package ### **Applications** - STB (Set-Top-Box) - LCD Displays, TVs - Distributed Power Systems - Networking, XDSL Modems ### **Pin Assignments** SP Package SOP-8 (Exposed Pad) Figure 1. Pin Assignment of FR9886A ### **Ordering Information** # **Typical Application Circuit** Figure 2. $C_{\text{IN}}/C_{\text{OUT}}$ use Ceramic Capacitors Application Circuit Figure 3. C<sub>IN</sub>/C<sub>OUT</sub> use Electrolytic Capacitors Application Circuit # **Functional Pin Description** | I/O | Pin Name | Pin No. | Pin Function | | | | |-----|----------|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | I | FB | 5 | oltage Feedback Input Pin. Connect FB and V <sub>OUT</sub> with a resistive voltage divider. This IC enses feedback voltage via FB and regulates it at 0.925V. | | | | | ı | VIN | 2 | ower Supply Input Pin. Drive VIN pin input voltage to power on the chip. | | | | | ı | SHDN | 7 | inable Input Pin. This pin is a digital control input that turns the converter on or off. Connect o VIN with a $100 \text{K}\Omega$ resistor for self-startup. | | | | | ı | GND | 4 | Ground Pin. Connect GND to exposed pad. | | | | | 0 | LX | 3 | Power Switching Output. LX is the output of the internal high side NMOS switch. | | | | | 0 | SS | 8 | Soft-Start Pin. SS controls the soft-start period. Connect a capacitor from SS to GND to set the soft start period. | | | | | 0 | BST | 1 | High Side Gate Drive Boost Pin. A 0.1µF capacitor must be connected from this pin to LX. It can boost the gate drive to fully turn on the internal high side NMOS. | | | | | 0 | NC | 6 | No connection. | | | | # **Block Diagram** Figure 4. Block Diagram of FR9886A # Absolute Maximum Ratings (Note1) | Supply Voltage V <sub>IN</sub> | -0.3V to +23V | |----------------------------------------------------------------------------------------------|--------------------------------| | • Enable Voltage V <sub>SHDN</sub> | -0.3V to +23V | | • LX Voltage V <sub>LX</sub> (50ns) | -1V to $V_{\text{IN}}$ +0.3V | | BST Pin Voltage V <sub>BST</sub> | $V_{LX}$ -0.3V to $V_{LX}$ +6V | | All Other Pins Voltage | -0.3V to +6V | | Maximum Junction Temperature (T <sub>J</sub> ) | +150°C | | • Storage Temperature (T <sub>S</sub> ) | -65°C to +150°C | | • Lead Temperature (Soldering, 10sec.) | +260°C | | <ul> <li>Power Dissipation @T<sub>A</sub>=25°C, (P<sub>D</sub>) (Note2)</li> </ul> | | | SOP-8 (Exposed Pad) | 2.08W | | <ul> <li>Package Thermal Resistance, (θ<sub>JA</sub>):</li> </ul> | | | SOP-8 (Exposed Pad) | 60°C/W | | <ul> <li>Package Thermal Resistance, (θ<sub>JC</sub>):</li> </ul> | | | SOP-8 (Exposed Pad) | 15°C/W | | Note 1: Stresses beyond this listed under "Absolute Maximum Ratings" may cause permanent dam | nage to the device. | Note 1: Stresses beyond this listed under "Absolute Maximum Ratings" may cause permanent damage to the device Note 2: PCB heat sink copper area = 10mm<sup>2</sup>. # **Recommended Operating Conditions** | Supply Voltage Vin | +6V to +21V | |------------------------------------|------------------| | • Enable Voltage V <sub>SHDN</sub> | $0V\ to\ V_{IN}$ | | Operation Temperature Range | -40°C to +85°C | ## **Electrical Characteristics** (V<sub>IN</sub>=12V, T<sub>A</sub>=25°C, unless otherwise specified.) | Parameter | Symbol | Conditions | Min | Тур | Max | Unit | |-----------------------------------------------|-------------------------|------------------------------------------------|-----|-------|------|------| | V <sub>IN</sub> Input Supply Voltage | V <sub>IN</sub> | | 6 | | 21 | V | | Start-up Voltage | V <sub>ST</sub> | I <sub>OUT</sub> =0A | | 4.5 | | V | | V <sub>IN</sub> Quiescent Current | I <sub>DDQ</sub> | V <sub>SHDN</sub> =1.8V, V <sub>FB</sub> =1.0V | | 3.5 | | mA | | V <sub>IN</sub> Shutdown Supply Current | I <sub>SD</sub> | V <sub>SHDN</sub> =0V | | | 1 | μA | | Feedback Voltage | V <sub>FB</sub> | 6V≦V <sub>IN</sub> ≦21V | 0.9 | 0.925 | 0.95 | V | | Feedback OVP Threshold Voltage | V <sub>OVP</sub> | | | 1.5 | | V | | High-Side MOSFET R <sub>DS</sub> (ON) (Note3) | R <sub>DS(ON)</sub> | | | 120 | | mΩ | | Low-Side MOSFET R <sub>DS</sub> (ON) (Note3) | R <sub>DS(ON)</sub> | | | 100 | | mΩ | | High-Side MOSFET Leakage Current | I <sub>LX(leak)</sub> | V <sub>SHDN</sub> =0V, V <sub>LX</sub> =0V | | | 10 | μΑ | | High-Side MOSFET Current Limit (Note3) | I <sub>LIMIT(HS)</sub> | Minimum Duty | 3.5 | 4.5 | | Α | | Low-Side MOSFET Current Limit (Note3) | I <sub>LIMIT(LS)</sub> | From Drain to Source | | 1.5 | | А | | Error Amplifier Voltage Gain (Note3) | | | | 400 | | V/V | | Oscillation frequency | Fosc | | 0.9 | 1.2 | 1.5 | MHz | | Short Circuit Oscillation Frequency | F <sub>OSC(short)</sub> | V <sub>FB</sub> =0V | | 170 | | KHz | | Maximum Duty Cycle | D <sub>MAX</sub> | V <sub>FB</sub> =0.8V | | 80 | | % | | Minimum On Time (Note3) | T <sub>MIN</sub> | | | 100 | | ns | | Input UVLO Threshold | V <sub>UVLO(Vth)</sub> | V <sub>IN</sub> Rising | | 4.3 | | V | | Under Voltage Lockout Threshold<br>Hysteresis | V <sub>UVLO(HYS)</sub> | | | 400 | | mV | | Soft-Start Current | I <sub>SS</sub> | V <sub>SS</sub> =0V | | 6 | | μA | | Soft-Start Period | T <sub>SS</sub> | C <sub>SS</sub> =0.1µF | | 15 | | ms | | SHDN Input Low Voltage | V <sub>SHDN(L)</sub> | | | | 0.4 | V | | SHDN Input High Voltage | V <sub>SHDN(H)</sub> | | 2 | | | V | | SHDN Input Current | I <sub>SHDN</sub> | V <sub>IN</sub> =2V | | 2 | | μΑ | | Thermal Shutdown Threshold (Note3) | T <sub>SD</sub> | | | 170 | | °C | Note 3: Not production tested. ## **Typical Performance Curves** Figure 5. Efficiency vs. Loading Figure 7. Efficiency vs. Loading Figure 9. Oscillation Frequency vs. Temperature Figure 6. Efficiency vs. Loading Figure 8. Feedback Voltage vs. Temperature # **Typical Performance Curves (Continued)** Figure 10. Steady State Waveform Figure 12. Startup Through SHDN Waveform Figure 14. Shutdown Through SHDN Waveform Figure 11. Steady State Waveform Figure 13. Startup Through SHDN Waveform Figure 15. Shutdown Through SHDN Waveform # **Typical Performance Curves (Continued)** Figure 16. Startup Through VIN Waveform Figure 18. Shutdown Through VIN Waveform Figure 20. Load Transient Waveform Figure 17. Startup Through VIN Waveform Figure 19. Shutdown Through VIN Waveform Figure 21. Short Circuit Waveform 8 ### **Function Description** The FR9886A is a high efficiency, high frequency, internal compensation current mode synchronous step-down DC/DC converter. It supports 2A continuous output current and regulates output voltage low to 0.925V. #### **Control Loop** Under normal operation, the output voltage is sensed by FB pin through a resistive voltage divider and amplified through the error amplifier. The voltage of error amplifier output is compared to the switch current to control the RS latch. At the beginning of each clock cycle, the high-side NMOS turns on when the oscillator sets the RS latch, and turns off when current comparator resets the RS latch. Then the low-side NMOS turns on until the clock period ends. #### **Enable** The FR9886A $\overline{SHDN}$ pin provides digital control to turn on/turn off the regulator. When the voltage of $\overline{SHDN}$ exceeds the threshold voltage, the regulator will start the soft start function. If the $\overline{SHDN}$ pin voltage is below than the shutdown threshold voltage, the regulator will turn into the shutdown mode and the shutdown current will be smaller than 1µA. For auto start-up operation, connect $\overline{SHDN}$ to VIN through a 100K $\Omega$ resistor. #### **Soft Start** The FR9886A employs adjustable soft start function to reduce input inrush current during start up. When the device turns on, a $6\mu A$ current begins charging the capacitor which is connected from SS pin to GND. The equation for the soft start time is shown as below: Tss (ms)= $$\frac{Css (nF) \times V_{FB}}{Iss (uA)}$$ The $V_{FB}$ voltage is 0.925V and the $I_{SS}$ current is 6 $\mu$ A. If a 0.1 $\mu$ F capacitor is connected from SS pin to GND, the soft start time will be 15ms. #### **Output Over Voltage Protection** When the FB pin voltage exceeds 1.5V, the output over voltage protection function will be triggered and turn off the high-side/low-side MOSFET. #### **Input Under Voltage Lockout** When the FR9886A is power on, the internal circuits are held inactive until $V_{\text{IN}}$ voltage exceeds the input UVLO threshold voltage. And the regulator will be disabled when $V_{\text{IN}}$ is below the input UVLO threshold voltage. The hysteretic of the UVLO comparator is 400mV (typ). #### Short Circuit Protection The FR9886A provides short circuit protection function to prevent the device damage from short condition. When the short condition occurs and the feedback voltage drops lower than 0.4V, the oscillator frequency will be reduced to 170KHz to prevent the inductor current increasing beyond the current limit. In the meantime, the current limit will also be reduced to lower the short current. Once the short condition is removed, the frequency and current limit will return to normal. #### **Over Current Protection** The FR9886A over current protection function is implemented using cycle-by-cycle current limit architecture. The inductor current is monitored by measuring the high-side MOSFET series sense resistor voltage. When the load current increases, the inductor current will also increase. When the peak inductor current reaches the current limit threshold, the output voltage will start to drop. When the over current condition is removed, the output voltage will return to the regulated value. #### **Over Temperature Protections** The FR9886A incorporates an over temperature protection circuit to protect itself from overheating. When the junction temperature exceeds the thermal shutdown threshold temperature, the regulator will be shutdown. And the hysteretic of the over temperature protection is 50°C (typ). #### **Internal Compensation Function** The stability of the feedback circuit is controlled through internal compensation circuits. This internal compensation function is optimized for most applications and this function can reduce external R, C components. ### **Application Information** #### **Output Voltage Setting** The output voltage $V_{\text{OUT}}$ is set using a resistive divider from the output to FB. The FB pin regulated voltage is 0.925V. Thus the output voltage is: $$V_{\text{OUT}}=0.925V \times \left(1+\frac{R1}{R2}\right)$$ Table 1 lists recommended values of R1 and R2 for most used output voltage. Table 1 Recommended Resistance Values | V <sub>out</sub> | R1 | R2 | | |------------------|--------|------|--| | 5V | 44.2kΩ | 10kΩ | | | 3.3V | 26.1kΩ | 10kΩ | | | 2.5V | 16.9kΩ | 10kΩ | | | 1.8V | 9.53kΩ | 10kΩ | | | 1.2V | 3kΩ | 10kΩ | | Place resistors R1 and R2 close to FB pin to prevent stray pickup. #### **Input Capacitor Selection** The use of the input capacitor is filtering the input voltage ripple and the MOSFETS switching spike voltage. Because the input current to the step-down converter is discontinuous, the input capacitor is required to supply the current to the converter to keep the DC input voltage. The capacitor voltage rating should be 1.25 to 1.5 times greater than the maximum input voltage. The input capacitor ripple current RMS value is calculated as: $$I_{IN}(RMS) = I_{OUT} \times \sqrt{D \times (1-D)}$$ $$D = \frac{V_{OUT}}{V_{IN}}$$ Where D is the duty cycle of the power MOSFET. This function reaches the maximum value at D=0.5 and the equivalent RMS current is equal to $I_{\text{OUT}}/2$ . The following diagram is the graphical representation of above equation. A low ESR capacitor is required to keep the noise minimum. Ceramic capacitors are better, but tantalum or low ESR electrolytic capacitors may also suffice. When using tantalum or electrolytic capacitors, a $0.1\mu F$ ceramic capacitor should be placed as close to the IC as possible. #### **Output Capacitor Selection** The output capacitor is used to keep the DC output voltage and supply the load transient current. When operating in constant current mode, the output ripple is determined by four components: $$\begin{split} V_{\text{RIPPLE}}(t) &= V_{\text{RIPPLE}(C)}(t) + V_{\text{RIPPLE}(ESR)}(t) \\ &+ V_{\text{RIPPLE}(ESL)}(t) + V_{\text{NOISE}}(t) \end{split}$$ The following figures show the form of the ripple contributions. #### V<sub>RIPPLE(ESR)</sub> (t) #### V<sub>RIPPLE(ESL)</sub> (t) ### **Application Information** $$V_{\text{RIPPLE(ESR)}} = \frac{V_{\text{OUT}}}{F_{\text{OSC}} \times L} \times \left(1 - \frac{V_{\text{OUT}}}{V_{\text{IN}}}\right) \times ESR$$ $$V_{\text{RIPPLE(ESL)}} = \frac{ESL}{L + ESL} \times V_{\text{IN}}$$ $$V_{\text{RIPPLE}(C)} = \frac{V_{\text{OUT}}}{8 \times F_{\text{OSC}}^2 \times L \times C_{\text{OUT}}} \times \left(1 - \frac{V_{\text{OUT}}}{V_{\text{IN}}}\right)$$ Where $F_{OSC}$ is the switching frequency, L is the inductance value, $V_{IN}$ is the input voltage, ESR is the equivalent series resistance value of the output capacitor, ESL is the equivalent series inductance value of the output capacitor and the $C_{OUT}$ is the output capacitor. Low ESR capacitors are preferred to use. Ceramic, tantalum or low ESR electrolytic capacitors can be used depending on the output ripple requirement. When using the ceramic capacitors, the ESL component is usually negligible. It is important to use the proper method to eliminate high frequency noise when measuring the output ripple. The figure shows how to locate the probe across the capacitor when measuring output ripple. Removing the scope probe plastic jacket in order to expose the ground at the tip of the probe. It gives a very short connection from the probe ground to the capacitor and eliminating noise. #### **Inductor Selection** The output inductor is used for storing energy and filtering output ripple current. But the trade-off condition often happens between maximum energy storage and the physical size of the inductor. The first consideration for selecting the output inductor is to make sure that the inductance is large enough to keep the converter in the continuous current mode. That will lower ripple current and result in lower output ripple voltage. The $\Delta I_L$ is inductor peak-to-peak ripple current: $$\Delta I_{L} = \frac{V_{OUT}}{F_{OSC} \times L} \times \left(1 - \frac{V_{OUT}}{V_{IN}}\right)$$ The following diagram is an example to graphically represent $\Delta I_L$ equation. $V_{OUT} = 3.3V$ , $F_{OSC} = 1.2MHz$ A good compromise value between size and efficiency is to set the peak-to-peak inductor ripple current $\Delta I_L$ equal to 30% of the maximum load current. But setting the peak-to-peak inductor ripple current $\Delta I_L$ between 20%~50% of the maximum load current is also acceptable. Then the inductance can be calculated with the following equation: $$\Delta I_L = 0.3 \times I_{OUT(MAX)}$$ $$L = \frac{\left(V_{\text{IN}} - V_{\text{OUT}}\right) \times V_{\text{OUT}}}{V_{\text{IN}} \times F_{\text{OSC}} \times \Delta I_{L}}$$ To guarantee sufficient output current, peak inductor current must be lower than the FR9886A high-side MOSFET current limit. The peak inductor current is as below: $$I_{PEAK} = I_{OUT(MAX)} + \frac{\Delta I_L}{2}$$ ### **Application Information** #### **Feedforward Capacitor Selection** Internal compensation function allows users saving time in design and saving cost by reducing the number of external components. The use of a feedforward capacitor C6 in the feedback network is recommended to improve the transient response or higher phase margin. For optimizing the feedforward capacitor, knowing the cross frequency is the first thing. The cross frequency (or the converter bandwidth) can be determined by using a network analyzer. When getting the cross frequency with no feedforward capacitor identified, the value of feedforward capacitor C6 can be calculated with the following equation: $$C6 = \frac{1}{2\pi \times F_{CROSS}} \times \sqrt{\frac{1}{R1} \times \left(\frac{1}{R1} + \frac{1}{R2}\right)}$$ Where F<sub>CROSS</sub> is the cross frequency. To reduce transient ripple, the feedforward capacitor value can be increased to push the cross frequency to higher region. Although this can improve transient response, it also decrease phase margin and cause more ringing. In the other hand, if more phase margin is desired, the feedforward capacitor value can be decreased to push the cross frequency to lower region. In general, the feedforward capacitor range is between 10pF to 1nF. #### **PCB Layout Recommendation** The device's performance and stability is dramatically affected by PCB layout. It is recommended to follow these general guidelines show as below: - Place the input capacitors and output capacitors as close to the device as possible. Trace to these capacitors should be as short and wide as possible to minimize parasitic inductance and resistance. - 2. Place feedback resistors close to the FB pin. - 3. Keep the sensitive signal (FB) away from the switching signal (LX). - 4. The exposed pad of the package should be soldered to an equivalent area of metal on the PCB. This area should connect to the GND plane and have multiple via connections to the back of the PCB as well as connections to intermediate PCB layers. The GND plane area connecting to the exposed pad should be maximized to improve thermal performance. - 5. Multi-layer PCB design is recommended. Figure 22. FR9886A Recommended PCB Layout Diagram # **Outline Information** #### SOP-8 (Exposed Pad) Package (Unit: mm) | - | D | | - | | | |----------|-------------|--------------|---|----|---| | C- | <del></del> | | 7 | A2 | 4 | | <u>—</u> | | <del>-</del> | | 2 | | | SYMBOLS DIMENSION IN MILLIME ER | | | | | | |---------------------------------|------|------|--|--|--| | UNIT | MIN | MAX | | | | | A | 1.25 | 1.70 | | | | | A1 | 0.00 | 0.15 | | | | | A2 | 1.25 | 1.55 | | | | | В | 0.31 | 0.51 | | | | | D | 4.80 | 5.00 | | | | | D1 | 3.04 | 3.50 | | | | | Е | 3.80 | 4.00 | | | | | E1 | 2.15 | 2.41 | | | | | е | 1.20 | 1.34 | | | | | Н | 5.80 | 6.20 | | | | | L | 0.40 | 1.27 | | | | Note: Followed From JEDEC MO-012-E. ### **Carrier dimensions** | Tape Size | Pocket Pitch | Reel Size (A) | | Reel Width | Empty Cavity | Units per Reel | |-----------|--------------|---------------|-----|------------|--------------|----------------| | (W1) mm | (P) mm | in | mm | (W2) mm | Length mm | | | 12 | 8 | 13 | 330 | 12.4 | 400~1000 | 2,500 | #### **Life Support Policy** Fitipower's products are not authorized for use as critical components in life support devices or other medical systems.